# TITANIUM OXIDE BASED THIN FILMS FOR HIGH DENSITY PASSIVE COMPONENTS INTEGRATION IN CMOS TECHNOLOGY

Siamak SALIMY<sup>(1)</sup>, Fatiha CHALLALI<sup>(1)</sup>, Antoine GOULLET<sup>(1)</sup>, Marie-Paule BESLAND<sup>(1)</sup>, Ahmed RHALLABI<sup>(1)</sup>, Michèle CARETTE<sup>(1)</sup>, Jean-Pierre LANDESMAN<sup>(1)</sup>, Dominique AVERTY<sup>(2)</sup>, Serge TOUTAIN<sup>(2)</sup>

(1) Institut des Matériaux Jean Rouxel (IMN), Université de Nantes, UMR CNRS 6502, BP 32229, 44322 Nantes Cedex 3

(2) Institut de Recherche en Electronique et Electrotechnique de Nantes Atlantique (IREENA), Fédération CNRS Atlanstic, Université de Nantes, *La Chantrerie, BP50609, 44306 Nantes Cedex3* siamak.salimy@univ-nantes.fr

*Topic:* Synthesis, integration, and assembly of new materials, Integration of Technologies.

Abstract — Investigation of titanium based thin film materials is presented in this paper as an alternative solution for the manufacturing of high density integrated resistors and capacitors in standard  $0.5\mu$ m-CMOS technology. Promising thin films electrical characteristics are shown and their relation to the material properties demonstrated.

## I. INTRODUCTION

HE growing development of integrated radiofrequency and mixed signal systems stimulates the needs of high densities integrated resistors and capacitors optimized for analog applications. Values of surface densities larger than  $10k\Omega/sq$  for resistances and 10fF/µm<sup>2</sup> for capacitances are today required to improve significantly the capability of standard CMOS technology. Common titanium based thin films such as TiO<sub>2</sub> or TiN are both already widely used in silicon based manufacturing process. For this reason, the use of new titanium based materials can be an attractive approach to facilitate their integration as high density thin resistive and dielectric layers We choose here to investigate the electrical properties of titanium and tantalum oxide (Ti<sub>x</sub>Ta<sub>y</sub>O) as a high-k dielectric material integrated into MOS capacitors and titanium oxynitride  $(TiN_xO_y)$  for the manufacturing of thin film resistor. Both of these materials are deposited by magnetron sputtering, which is compatible with industrial CMOS process.

Manufacturing of thin film resistors exhibiting very low (few 100 $\Omega$ /sq) and very high surface resistance value (up to 1M $\Omega$ /sq) are needed respectively for radiofrequency devices and even digital systems. The potential of titanium oxynitride (TiN<sub>x</sub>O<sub>y</sub>) material to achieve weak dependence versus temperature has been reported in literature [1]. However, a typical density shown for TiN<sub>x</sub>O<sub>y</sub> Si-based

resistors is limited to  $2.5k\Omega/sq$  [1]. In this study,  $TiN_xO_y$  resistive thin films were integrated in the Back End Of Line (BEOL) of  $0.5\mu$ m-CMOS technology, and the effect of oxygen content in the film on the square resistance value is investigated.

The development of high- $\kappa$  materials in thin film is one alternative to increase capacitance density while maintaining acceptable electrical performances. Ti<sub>x</sub>Ta<sub>y</sub>O has been recently identified as one promising high- $\kappa$ dielectric to reach the required performances [2]. We present here the extraction of intrinsic dielectric constant of Ti<sub>x</sub>Ta<sub>1-x</sub>O thin films from electrical characterization on MOS capacitors. The proposed extraction method allows overcoming the parasitic contribution of silicon oxide interfacial layer formed underneath the Ti<sub>x</sub>Ta<sub>y</sub>O thin film.

## II. EXPERIMENTAL

TiN<sub>x</sub>O<sub>y</sub> thin films were deposited 350°C by DC magnetron sputtering of a titanium target in reactive Ar/N<sub>2</sub>/O<sub>2</sub> plasma, with a power density ranging from 2.5 to 4.5 W.cm<sup>2</sup> and a deposition pressure in the  $1 \times 10^{-3}$  to  $2.7 \times 10^{3}$  mbar range. A 30 mn post deposition annealing at 450°C was performed on selected TiN<sub>x</sub>O<sub>y</sub> films. The integration of a 50nm thick TiN<sub>x</sub>O<sub>y</sub> resistive layer was performed in a 0.5µm-CMOS process.

Ti<sub>x</sub>Ta<sub>v</sub>O thin films were deposited at 350°C on n-type silicon substrates by RF reactive sputtering of a Ti<sub>0.6</sub>Ta<sub>0.4</sub>O target in reactive Ar/O<sub>2</sub> mixture, with a power density ranging from 2.5 to 4.5 W.cm-<sup>2</sup> and pressure deposition in  $9.6 \times 10^{-4}$ to  $4.5 \times 10^{-3}$  mbar range. the Electrical measurements were performed on MOS capacitors, with Ti<sub>x</sub>Ta<sub>y</sub>O thin films of thickness ranging from 25 to 320nm. The bulk chemical compositions of TiN<sub>x</sub>O<sub>y</sub> and Ti<sub>x</sub>Ta<sub>y</sub>O thin films were determined by Energy Dispersive Spectroscopy (EDS) with a JEOL 5800-LV at 7kV. Electrical *I-V* characterizations on Al/ Ti<sub>x</sub>Ta<sub>v</sub>O /Si MOS capacitors and TiN<sub>x</sub>O<sub>y</sub> thin film resistors were performed using an Agilent 4155C parameters analyzer for leakage measurements. C-V characteristics of MOS capacitors were investigated thanks to an HP4194 impedance analyzer.



Fig.1 Optical image of a 10-square resistor integrated in the BEOL of  $0.5\mu m$  CMOS technology.

### III. DISCUSSION

Fig.1 shows an optical image of a 10-square resistive TiN<sub>v</sub>O<sub>v</sub> thin film integrated in the Back End Of Line (BEOL) of a 0.5µm-CMOS technology. Square resistance values were deduced from the ratio of resistance value extracted from I-V characterization and number of squares. Deposited TiN<sub>x</sub>O<sub>y</sub> thin films of various chemical compositions have been integrated in CMOS. As displayed in Fig.2, the square resistance of  $TiN_xO_y$  films, deposited at 25 and 350°C, is varying versus the O/N atomic ratio checked by EDS analysis. A 30 min ex-situ annealing at 450°C under flowing oxygen leads to a further increase of the square resistance value. As the O/N ratio is increasing from 0.4 to 2.4, the square resistance is varying over five decades from  $5k\Omega/sq$  to  $500M\Omega/sq$ . The square resistance increase appears thus related to the larger oxygen content which contributes to higher bulk resistivity.

C-V and I-V measurements were performed on MOS Al/Ti<sub>x</sub>Ta<sub>y</sub>O/Si capacitors for Ti<sub>x</sub>Ta<sub>y</sub>O films with thickness in the 25-320nm range deposited. In the accumulation regime of MOS capacitors, the silicon substrate acts as a bottom electrode, which allows deducing the effective permittivity of the dielectric layer. Dielectric constant was extracted for Ti<sub>0.3</sub>Ta<sub>0.2</sub>O films with thicknesses in the 25 to 320nm range as shown in Fig.3. Strong variation of the capacitor effective dielectric constant versus the physical oxide thickness (as measured from SEM observations) is shown. The intrinsic permittivity of Ti<sub>x</sub>Ta<sub>v</sub>O material was determined while considering the Capacitance Equivalent Thickness (CET). The slope of plot in Fig.3 allows extracting an intrinsic relative permittivity of 60 for Ti<sub>x</sub>Ta<sub>1-</sub>  $_{\rm x}$ O films with thickness ranging from 25 to 320nm. The intersection of a plot linear fit (dashed line) with the Y axis leads to an interfacial layer thickness of 3nm, which thus modifies the stacked equivalent permittivity of the structure



Fig.2 Variation of square resistance versus the O/N ratio in TiON thin films integrated in CMOS technology.



Fig.3. Effective dielectric constant and EOT of the SiO2/TiTaO stacked dielectric versus the deposited TiTaO physical thickness.



Fig.4 HRTEM image of a (Si/ Ti<sub>x</sub>Ta<sub>1.x</sub>O (25 nm)/Al) structure starting from the bottom interface on n-Si substrate with evidence for a 3 nm thick interfacial SiO<sub>2</sub> layer.

shown in Fig.3. HRTEM observations of a MOS (Al/ $Ti_xTa_yO$  (25 nm)/Si) structure confirm the existence of a 3 nm thick interfacial dioxide layer at the bottom TiTaO/Si interface (Fig. 4).

#### IV. DISCUSSION

CMOS high density Titanium based resistive and dielectric thin layers have been developed using PVD process compatible with industrial standard CMOS technology. On one hand,  $TiN_xO_y$  resistive thin films, deposited by magnetron sputtering in  $Ar/O_2/N_2$  mixture have been integrated in the BEOL of a 0.5µm-CMOS technology. An accurate control of the O/N atomic ratio allows varying the square resistance value over a large scale of surface resistance values which leads to a significant improvement of the actual state of art. On the other hand,  $Ti_xTa_yO$  thin films, deposited by magnetron sputtering in  $Ar/O_2$  plasma, were also developed for integrated capacitors. Intrinsic dielectric constant of 60 has been obtained for  $Ti_{0.3}Ta_{0.2}O$  thin films with thickness ranging from 25 to 320nm.

#### REFERENCES

- A. Shibuya, K. Matsui, K. Takahashi, and A. Kawatani, "Embedded TiNxOy Thin-Film Resistors in a Build-Up CSP for 10 Gbps Optical Transmitter and Receiver Modules", *IEEE Transaction on Advanced Packaging*, Vol.25, No.3, pp 448-453, Aug. 2002.
- [2] K. C. Chiang, C. C. Huang, A. Chin, W. J. Chen, S. P. McAlister, H. F. Chiu, J.-R. Chen, and C.C. Chi, "High-\_\_\_Ir/TiTaO/TaN Capacitors Suitable for Analog IC Applications", *IEEE Electron Device Letters*, IEEE Vol.26, No.7, pp504-506, Jul. 2005.